A Serial Communication-Based FPGA Co-Emulation Test Bench

dc.contributor.advisorSmith, Michael Richard
dc.contributor.authorCao, Dingcheng
dc.contributor.committeememberFar, Behrouz Homayoun
dc.contributor.committeememberYanushkevich, Svetlana N.
dc.date2018-06
dc.date.accessioned2018-04-25T14:07:06Z
dc.date.available2018-04-25T14:07:06Z
dc.date.issued2018-04-23
dc.description.abstractFPGA designs are verified first with the simulation testing on a computer to check their behavior, and next verified with the emulation tested in an actual FPGA system to check its functional and timing performance. Co-emulation technology has been introduced to combine the simulation and emulation verification into one step which verifies the design by running the simulation test case directly on an FPGA board. Current co-emulation test benches accelerate the verification speed but need complex hardware to support its parallel communication interface. This research proposes to replace the parallel communication interface with a serial design to reduce the complexity of the hardware design. According to this proposal, the thesis introduces the hierarchy and architecture of the serial communication-based co-emulation test framework. It develops the proposed test bench based on the framework. Finally, it demonstrates the simulation and co-emulation test result to prove the feasibility of the proposed test benchen_US
dc.identifier.citationCao, D. (2018). A Serial Communication-Based FPGA Co-Emulation Test Bench (Master's thesis, University of Calgary, Calgary, Canada). Retrieved from https://prism.ucalgary.ca. doi:10.11575/PRISM/31822en_US
dc.identifier.doihttp://dx.doi.org/10.11575/PRISM/31822
dc.identifier.urihttp://hdl.handle.net/1880/106536
dc.language.isoeng
dc.publisher.facultyGraduate Studies
dc.publisher.facultySchulich School of Engineering
dc.publisher.institutionUniversity of Calgaryen
dc.publisher.placeCalgaryen
dc.rightsUniversity of Calgary graduate students retain copyright ownership and moral rights for their thesis. You may use this material in any way that is permitted by the Copyright Act or through licensing that has been assigned to the document. For uses that are not allowable under copyright legislation or licensing, you are required to seek permission.
dc.subjectFPGA Co-emulation
dc.subjectFPGA Co-emulation test bench
dc.subjectSerial communication-based test bench
dc.subject.classificationComputer Scienceen_US
dc.subject.classificationEngineering--Electronics and Electricalen_US
dc.titleA Serial Communication-Based FPGA Co-Emulation Test Bench
dc.typemaster thesis
thesis.degree.disciplineElectrical and Computer Engineering
thesis.degree.grantorUniversity of Calgary
thesis.degree.nameMaster of Science (MSc)
ucalgary.item.requestcopytrue
Files
Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
ucalgary_2018_cao_dingcheng.pdf
Size:
1.97 MB
Format:
Adobe Portable Document Format
Description:
License bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.74 KB
Format:
Item-specific license agreed upon to submission
Description: